# CS 61C Summer 2024

RISC-V Discussion 4

## 1 Pre-Check

This section is designed as a conceptual check for you to determine if you conceptually understand and have any misconceptions about this topic. Please answer true/false to the following questions, and include an explanation:

1.1 Let a0 point to the start of an array x. lw s0, 4(a0) will always load x[1] into s0.

1.2 Assuming no compiler or operating system protections, it is possible to have the code jump to data stored at 0(a0) (offset 0 from the value in register a0) and execute instructions from there.

**1.3** jalr is a shorthand expression for a jal that jumps to the specified label and does not store a return address anywhere.

1.4 After calling a function and having that function return, the t registers may have been changed during the execution of the function, while a registers cannot.

1.5 In order to use the saved registers (s0-s11) in a function, we must store their values before using them and restore their values before returning.

1.6 The stack should only be manipulated at the beginning and end of functions, where the callee saved registers are temporarily saved.

#### 2 RISC-V

#### 2 Memory Access

Using the given instructions and the sample memory array, what will happen when the RISC-V code is executed? For load instructions (lw, lb, lh), write out what each register will store. For store instructions (sw, sh, sb), update the memory array accordingly. Recall that RISC-V is little-endian and byte addressable.

2.1

2.2

li t0 0x00FF0000
lw t1 0(t0)
addi t0 t0 4
lh t2 2(t0)
lw s0 0(t1)
lb s1 3(t2)

| 0xFFFFFFFF |            |
|------------|------------|
|            | • • •      |
| 0x00FF0004 | 0x000C561C |
| 0x00FF0000 | 36         |
|            | • • •      |
| 0x00000036 | 0xFDFDFDFD |
| 0x00000024 | ØxDEADB33F |
|            | • • •      |
| 0x0000000C | 0xC5161C00 |
|            | • • •      |
| 0x00000000 |            |
|            |            |

What value does each register hold after the code is executed?

| li  | t0   | ØxABADCAFE        |
|-----|------|-------------------|
| li  | t1   | 0xF9120504        |
| li  | t2   | <b>ØxBEEFCACE</b> |
| SW  | t0   | 0(t1)             |
| add | li t | :1 t1 4           |
| ado | li t | :0 t0 4           |
| sh  | t1   | 2(t0)             |
| sb  | t2   | 1(t2)             |
| sb  | t2   | 3(t1)             |
| sb  | t2   | 3(t0)             |

| ØxFFFFFFFF               |            |
|--------------------------|------------|
| 0xF9120504               |            |
| 0xABADCAFE               |            |
| 0×00000004<br>0×00000000 | 0×00000000 |

Update the memory array with its new values after the code is executed. Some memory addresses may not have been labeled for you yet.

#### 3 Lost in Translation

3.1

#### Translate between the C and RISC-V verbatim.

| С                                       | RISC-V |
|-----------------------------------------|--------|
|                                         |        |
| // s0 -> a, s1 -> b                     |        |
| // s2 -> c, s3 -> z                     |        |
| int $a = 4$ , $b = 5$ , $c = 6$ , $z$ ; |        |
| z = a + b + c + 10;                     |        |
|                                         |        |

| <pre>// s0 -&gt; int * p = intArr;<br/>// s1 -&gt; a;<br/>*p = 0;<br/>int a = 2;<br/>p[1] = p[a] = a;</pre>       |                                                                                                                                               |
|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| <pre>// s0 -&gt; a, s1 -&gt; b int a = 5, b = 10; if(a + a == b) {     a = 0; } else {     b = a - 1; }</pre>     |                                                                                                                                               |
|                                                                                                                   | addi s0, x0, 0<br>addi s1, x0, 1<br>addi t0, x0, 30<br>loop:<br>beq s0, t0, exit<br>add s1, s1, s1<br>addi s0, s0, 1<br>jal x0, loop<br>exit: |
| <pre>// s0 -&gt; n, s1 -&gt; sum // assume n &gt; 0 to start for(int sum = 0; n &gt; 0; n) {    sum += n; }</pre> |                                                                                                                                               |

## 4 Calling Convention Practice

Let's review what special meaning we assign to each type of register in RISC-V.

| Register | Convention                                | Saver  |
|----------|-------------------------------------------|--------|
| x0       | Stores <b>zero</b>                        | N/A    |
| sp       | Stores the <b>stack pointer</b>           | Callee |
| ra       | Stores the <b>return address</b>          | Caller |
| a0 - a7  | Stores <b>arguments</b> and <b>return</b> | Caller |
|          | values                                    |        |
| t0 - t7  | Stores <b>temporary</b> values that $do$  | Caller |
|          | $not \ persist$ after function calls      |        |
| s0 - s11 | Stores <b>saved</b> values that $persist$ | Callee |
|          | after function calls                      |        |

To save and recall values in registers, we use the sw and lw instructions to save and load words to and from memory, and we typically organize our functions as follows:

```
1 # Prologue
2 addi sp sp -8 # Room for two registers. (Why?)
```

```
sw s0 0(sp) # Save s0 (or any saved register)
3
    sw s1 4(sp) # Save s1 (or any saved register)
4
5
   # Code omitted
6
7
   # Epilogue
8
9
   lw s0 0(sp) #Load s0 (or any saved register)
10
   lw s1 4(sp) #Load s1 (or any saved register)
11
    addi sp sp 8 #Restore the stack pointer
12
```

Now, let's see what happens if we ignore calling convention.

[4.1] Consider the following blocks of code:

| 1  | main:                 | 1  | foo:                      |
|----|-----------------------|----|---------------------------|
| 2  | # Prologue            | 2  | # Preamble                |
| 3  | # Saves ra            | 3  | <b>#</b> Saves s0         |
| 4  |                       | 4  |                           |
| 5  | # Code omitted        | 5  | # Code omitted            |
| 6  | addi s0 x0 5          | 6  | addi s0 x0 4              |
| 7  | <b>#</b> Breakpoint 1 | 7  | <pre># Breakpoint 2</pre> |
| 8  | jal ra foo            | 8  |                           |
| 9  | <b>#</b> Breakpoint 3 | 9  | # Epilogue                |
| 10 | mul a0 a0 s0          | 10 | <b>#</b> Restores s0      |
| 11 | # Code omitted        | 11 | jr ra                     |
| 12 |                       |    |                           |
| 13 | # Epilogue            |    |                           |
| 14 | # Restores ra         |    |                           |
| 15 | j exit                |    |                           |

```
(a) Does main always behave as expected, as long as foo follows calling convention?
```

- (b) What does s0 store at breakpoint 1? Breakpoint 2? Breakpoint 3?
- (c) Now suppose that foo didn't have a prologue or epilogue. What would s0 store at each of the breakpoints? Would this cause errors in our code?

In part (c) above, we saw one way how not following calling convention could make our code misbehave. Other things to watch out for are: assuming that a or t registers will be the same after calling a function, and forgetting to save ra before calling a function.

[4.2] In a function called myfunc, we want to call two functions called generate\_random and reverse.

myfunc takes in 3 arguments: a0, a1, a2

generate\_random takes in no arguments and returns a random integer to a0.

reverse takes in 4 arguments: a0, a1, a2, a3 and doesn't return anything.

```
myfunc:
1
        # Prologue (omitted)
2
3
        # assign registers to hold arguments to myfunc
4
        addi t0 a0 0
5
        addi s0 a1 0
6
        addi a7 a2 0
7
8
        # Save the registers in 4.2
9
        jal generate_random
10
        # Load the registers stored from 4.2
11
12
        # store and process return value
13
        addi t1 a0 0
14
        slli t5 t1 2
15
16
        # setup arguments for reverse
17
        add a0 t0 x0
18
        add a1 s0 x0
19
        add a2 t5 x0
20
        addi a3 t1 0
21
22
        # Save the registers in 4.3
23
        jal reverse
24
```

```
6 RISC-V
```

```
# Load the registers stored from 4.2
 25
 26
          # additional computations
 27
          add t0 s0 x0
 28
          add t1 t1 a7
 29
          add s9 s8 s7
 30
          add s3 x0 t5
 31
 32
          # Epilogue (omitted)
 33
          ret
 34
     Which registers, if any, need to be saved on the stack in the prologue?
4.1
4.2
     Which registers do we need to save on the stack before calling generate_random?
     Which registers do we need to save on the stack before calling reverse?
4.3
```

[4.4] Which registers need to be recovered in the epilogue before returning?